Comparative performance analysis of high-level synthesis and RTL implementations of LDPC decoders

dc.contributor.authorRaj, Prashanth
dc.contributor.authorSivaraman Kathiresan, Kavineshver
dc.contributor.departmentChalmers tekniska högskola / Institutionen för mikroteknologi och nanovetenskap (MC2)sv
dc.contributor.departmentChalmers University of Technology / Department of Microtechnology and Nanoscience (MC2)en
dc.contributor.examinerLarsson-Edefors, Per
dc.contributor.supervisorSvensson, Lars
dc.date.accessioned2025-09-24T05:11:44Z
dc.date.issued2025
dc.date.submitted
dc.description.abstractLow density parity check codes are an important type of error-correcting codes used in many modern communications standards. Implementing LDPC decoders efficiently in hardware is a key requirement, as these systems demand both high throughput and low latency. This thesis compares two design approaches for LDPC decoder implementation: the conventional Register Transfer Level (RTL) method and High-Level Synthesis (HLS). The RTL design provides detailed control over timing and hardware resources but requires significant development effort. HLS, on the other hand, allows designers to describe the algorithm in C/C++ and semiautomatically generate RTL, reducing design time and offering faster exploration of architectural trade-offs. In this work, both RTL and HLS implementations of an LDPC decoder were developed and evaluated. Metrics such as latency, setup and hold times, maximum operating frequency, and resource utilization were compared.
dc.identifier.coursecodeMCCX04
dc.identifier.urihttp://hdl.handle.net/20.500.12380/310512
dc.language.isoeng
dc.setspec.uppsokPhysicsChemistryMaths
dc.subjectLow density parity check (LDPC) codes, Register Transfer Level (RTL), High Level Synthesis (HLS), HLS vs RTL, Comparative Analysis
dc.titleComparative performance analysis of high-level synthesis and RTL implementations of LDPC decoders
dc.type.degreeExamensarbete för masterexamensv
dc.type.degreeMaster's Thesisen
dc.type.uppsokH
local.programmeEmbedded electronic system design (MPEES), MSc

Ladda ner

Original bundle

Visar 1 - 1 av 1
Hämtar...
Bild (thumbnail)
Namn:
Comparative Performance Analysis of High-Level Synthesis and RTL Implementations of LDPC Decoders.pdf
Storlek:
2.21 MB
Format:
Adobe Portable Document Format

License bundle

Visar 1 - 1 av 1
Hämtar...
Bild (thumbnail)
Namn:
license.txt
Storlek:
2.35 KB
Format:
Item-specific license agreed upon to submission
Beskrivning: