Energy Efficient Digital Signal Processing in Radar Receiver Systems

dc.contributor.authorFriberg, Johan
dc.contributor.authorKalmner, Johan
dc.contributor.departmentChalmers tekniska högskola / Institutionen för data- och informationsteknik (Chalmers)sv
dc.contributor.departmentChalmers University of Technology / Department of Computer Science and Engineering (Chalmers)en
dc.date.accessioned2019-07-03T13:30:47Z
dc.date.available2019-07-03T13:30:47Z
dc.date.issued2014
dc.description.abstractThe number of digital receiver channels in today's radar systems are increasing rapidly. More receiver channels leads to more hardware which causes the power consumption to rise. Meanwhile more channels offers higher system performance. Therefor it is desirable to find a solution that reduces the power consumption, and allows implementation of more channels. Radar systems are commonly implemented in FPGAs and we have evaluated several different methods to improve the efficiency and reduce the amount of hardware needed, including efficient hardware structures, and increased hardware utilization. Implementations with direct FIR filters are used to benchmark the improved implementations and are considered a reference system. Based on an extensive literature study several simulations, including performance estimations, are performed. A subset of the simulations of each design are of particular interest and are further evaluated through hardware implementation in a Xilinx Kintex 7 FPGA. The power consumption of each implementation is measured, and based on the results the performance for a single demodulator chain is calculated. An improved system implementation is presented, where the FIR filter is replaced with a CIC-FIR filter combination. The filter implementation offers more than 80 dB attenuation whilst reducing the power consumption, and using a fraction of the hardware compared to the reference system. With the suggested implementation the system can run at 500 MHz. At the cost of a small hardware penalty with slightly increased power consumption the implementation is capable of more than 100 dB attenuation. Finally, we present some areas that can be further investigated to possibly reduce the power consumption even further, and some actions that can be taken that might further improve the performance of the suggested system.
dc.identifier.urihttps://hdl.handle.net/20.500.12380/202980
dc.language.isoeng
dc.setspec.uppsokTechnology
dc.subjectData- och informationsvetenskap
dc.subjectComputer and Information Science
dc.titleEnergy Efficient Digital Signal Processing in Radar Receiver Systems
dc.type.degreeExamensarbete för masterexamensv
dc.type.degreeMaster Thesisen
dc.type.uppsokH
local.programmeEmbedded electronic system design (MPEES), MSc
Ladda ner
Original bundle
Visar 1 - 1 av 1
Hämtar...
Bild (thumbnail)
Namn:
202980.pdf
Storlek:
1.88 MB
Format:
Adobe Portable Document Format
Beskrivning:
Fulltext